

# VNW100N04 "OMNIFET": FULLY AUTOPROTECTED POWER MOSFET

#### **Table 1. General Features**

| Туре      | V <sub>clamp</sub> | R <sub>DS(on)</sub> | l <sub>lim</sub> |
|-----------|--------------------|---------------------|------------------|
| VNW100N04 | 42 V               | 0.012 Ω             | 100 A            |

- LINEAR CURRENT LIMITATION
- THERMAL SHUT DOWN
- SHORT CIRCUIT PROTECTION
- INTEGRATED CLAMP
- LOW CURRENT DRAWN FROM INPUT PIN
- DIAGNOSTIC FEEDBACK THROUGH INPUT PIN
- ESD PROTECTION
- DIRECT ACCESS TO THE GATE OF THE POWER MOSFET (ANALOG DRIVING)
- COMPATIBLE WITH STANDARD POWER MOSFET
- STANDARD TO-247 PACKAGE

## DESCRIPTION

The VNW100N04, is a monolithic device made using STMicroelectronics VIPower M0 Technology, intended for replacement of standard power MOSFETS in DC to 50 KHz applications. Built-in thermal shut-down, linear current limitation and overvoltage clamp protect the chip in harsh enviroments.

Fault feedback can be detected by monitoring the voltage at the input pin.

#### Table 2. Order Codes

| Package | Tube      | Tape and Reel |
|---------|-----------|---------------|
| TO-247  | VNW100N04 | -             |



# VNW100N04

## Figure 2. Block Diagram



# Table 3. Absolute Maximum Ratings

| Symbol           | Parameter                                                | Value              | Unit |
|------------------|----------------------------------------------------------|--------------------|------|
| V <sub>DS</sub>  | Drain-Source Voltage (V <sub>in</sub> = 0)               | Internally Clamped | V    |
| V <sub>IN</sub>  | Input Voltage                                            | 18                 | V    |
| ۱ <sub>D</sub>   | Drain Current                                            | Internally Limited | А    |
| I <sub>R</sub>   | Reverse DC Output Current                                | -100               | А    |
| V <sub>esd</sub> | Electrostatic Discharge (C = 100 pF, R =1.5 K $\Omega$ ) | 2000               | V    |
| P <sub>tot</sub> | Total Dissipation at $T_c = 25 \text{ °C}$               | 208                | W    |
| Tj               | Operating Junction Temperature                           | Internally Limited | °C   |
| Tc               | Case Operating Temperature                               | Internally Limited | °C   |
| T <sub>stg</sub> | Storage Temperature                                      | -55 to 150         | °C   |

#### Table 4. Thermal Data

| Symbol Parameter      |                                     | Value | Unit |      |
|-----------------------|-------------------------------------|-------|------|------|
| R <sub>thj-case</sub> | Thermal Resistance Junction-case    | Max   | 0.6  | °C/W |
| R <sub>thj-amb</sub>  | Thermal Resistance Junction-ambient | Max   | 30   | °C/W |

## ELECTRICAL CHARACTERISTICS (T<sub>case</sub> = 25°C unless otherwise specified)

## Table 5. Off

| Symbol                                                                     | Parameter                     | Test Conditions                                            | Min. | Тур. | Max.      | Unit     |
|----------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------|------|------|-----------|----------|
| VCLAMP                                                                     | Drain-source Clamp Voltage    | I <sub>D</sub> = 50 A; V <sub>in</sub> = 0                 | 36   | 42   | 48        | V        |
| V <sub>CLTH</sub> Drain-source Clamp Threshold<br>Voltage                  |                               | I <sub>D</sub> = 2 mA; V <sub>in</sub> = 0                 | 35   |      |           | V        |
| V <sub>INCL</sub> Input-Source Reverse Clamp<br>Voltage                    |                               | I <sub>in</sub> = -1 mA                                    | -1   |      | -0.3      | V        |
| I <sub>DSS</sub> Zero Input Voltage<br>Drain Current (V <sub>in</sub> = 0) |                               | $V_{DS} = 13 V; V_{in} = 0$<br>$V_{DS} = 25 V; V_{in} = 0$ |      |      | 50<br>200 | μΑ<br>μΑ |
| I <sub>ISS</sub>                                                           | Supply Current from Input Pin | $V_{DS} = 0 V; V_{in} = 10 V$                              |      | 250  | 500       | μA       |

# Table 6. On <sup>(1)</sup>

| Symbol              | Parameter                            | Test Conditions                                                                           | Min. | Тур. | Max.           | Unit   |
|---------------------|--------------------------------------|-------------------------------------------------------------------------------------------|------|------|----------------|--------|
| V <sub>IN(th)</sub> | Input Threshold Voltage              | $V_{DS} = V_{in}$ ; $I_D + I_{in} = 1 \text{ mA}$                                         | 0.8  |      | 3              | V      |
| R <sub>DS(on)</sub> | Static Drain-source On<br>Resistance | $V_{in} = 10 \text{ V}; I_D = 50 \text{ A}$<br>$V_{in} = 5 \text{ V}; I_D = 50 \text{ A}$ |      |      | 0.012<br>0.015 | Ω<br>Ω |

Note: 1. Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5 %

#### Table 7. Dynamic

| Symbol                         | Parameter                   | Test Conditions                                        | Min. | Тур. | Max. | Unit |
|--------------------------------|-----------------------------|--------------------------------------------------------|------|------|------|------|
| g <sub>fs</sub> <sup>(2)</sup> | Forward<br>Transconductance | V <sub>DS</sub> = 13 V; I <sub>D</sub> = 50 A          | 40   | 60   |      | S    |
| C <sub>oss</sub>               | Output Capacitance          | V <sub>DS</sub> = 13 V; f = 1 MHz; V <sub>in</sub> = 0 |      | 2000 | 3000 | pF   |

Note: 2. Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5 %.

# Table 8. Switching <sup>(3)</sup>

| Symbol                | Parameter             | Test Conditions                                                                           | Min. | Тур. | Max. | Unit |
|-----------------------|-----------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>    | Turn-on Delay Time    | V <sub>DD</sub> = 15 V; I <sub>d</sub> = 50 A;                                            |      | 110  | 250  | ns   |
| tr                    | Rise Time             | $V_{gen}$ = 10V; $R_{gen}$ = 10 $\Omega$                                                  |      | 500  | 900  | ns   |
| t <sub>d(off)</sub>   | Turn-off Delay Time   | (see Figure 27)                                                                           |      | 1000 | 1800 | ns   |
| t <sub>f</sub>        | Fall Time             |                                                                                           |      | 600  | 1000 | ns   |
| t <sub>d(on)</sub>    | Turn-on Delay Time    | V <sub>DD</sub> = 15 V; I <sub>d</sub> = 50 A;                                            |      | 2.2  | 3.5  | μs   |
| tr                    | Rise Time             | $V_{gen}$ = 10V; $R_{gen}$ = 1000 $\Omega$                                                |      | 3.5  | 6    | μs   |
| t <sub>d(off)</sub>   | Turn-off Delay Time   | (see Figure 27)                                                                           |      | 22   | 30   | μs   |
| t <sub>f</sub>        | Fall Time             |                                                                                           |      | 12   | 18   | μs   |
| (di/dt) <sub>on</sub> | Turn-on Current Slope | $V_{DD}$ = 15 V; I <sub>D</sub> = 50 A<br>V <sub>in</sub> = 10 V; R <sub>gen</sub> = 10 Ω |      | 55   |      | A/µS |
| Qi                    | Total Input Charge    | V <sub>DD</sub> = 15 V; I <sub>D</sub> = 50 A; V <sub>in</sub> = 10 V                     |      | 190  |      | nC   |

Note: 3. Parameters guaranteed by design/characterization.

## ELECTRICAL CHARACTERISTICS (cont'd)

| Table | 9. | Source | Drain | Diode |
|-------|----|--------|-------|-------|
|-------|----|--------|-------|-------|

| Symbol                          | Parameter                | Test Conditions                                                               | Min. | Тур. | Max. | Unit |
|---------------------------------|--------------------------|-------------------------------------------------------------------------------|------|------|------|------|
| V <sub>SD</sub> <sup>(4)</sup>  | Forward On Voltage       | I <sub>SD</sub> = 50 A; V <sub>in</sub> = 0                                   |      |      | 1.6  | V    |
| t <sub>rr</sub> (5)             | Reverse Recovery Time    | I <sub>SD</sub> = 50 A; di/dt = 100 A/µs                                      |      | 800  |      | ns   |
| Q <sub>rr</sub> <sup>(5)</sup>  | Reverse Recovery Charge  | $V_{DD} = 30 \text{ V}; T_j = 25 \text{ °C}$<br>(see test circuit, Figure 29) |      | 5    |      | μC   |
| I <sub>RRM</sub> <sup>(5)</sup> | Reverse Recovery Current |                                                                               |      | 15   |      | А    |

Note: 4. Pulsed: Pulse duration = 300 μs, duty cycle 1.5 %
5. Parameters guaranteed by design/characterization.

#### **Table 10. Protection**

| Symbol                          | Parameter                        | Test Conditions                                                                                                                | Min.     | Тур.      | Max.      | Unit     |
|---------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------|-----------|-----------|----------|
| l <sub>lim</sub>                | Drain Current Limit              | $V_{in} = 10 \text{ V}; V_{DS} = 13 \text{ V}$<br>$V_{in} = 5 \text{ V}; V_{DS} = 13 \text{ V}$                                | 35<br>35 | 50<br>50  | 65<br>65  | A<br>A   |
| t <sub>dlim</sub> (6)           | Step Response Current Limit      | V <sub>in</sub> = 10 V<br>V <sub>in</sub> = 5 V                                                                                |          | 50<br>130 | 80<br>200 | μs<br>μs |
| T <sub>jsh</sub> <sup>(6)</sup> | Overtemperature Shutdown         |                                                                                                                                | 170      |           |           | °C       |
| Tjrs <sup>(6)</sup>             | Overtemperature Reset            |                                                                                                                                | 155      |           |           | °C       |
| Igf <sup>(6)</sup>              | Fault Sink Current               | $V_{in} = 10 \text{ V}; V_{DS} = 13 \text{ V}$<br>$V_{in} = 5 \text{ V}; V_{DS} = 13 \text{ V}$                                |          | 50<br>20  |           | mA<br>mA |
| E <sub>as</sub> <sup>(6)</sup>  | Single Pulse<br>Avalanche Energy | starting T <sub>j</sub> = 25 °C; V <sub>DD</sub> = 20 V<br>V <sub>in</sub> = 10 V; R <sub>gen</sub> = 1 K $\Omega$ ; L = 10 mH | 4        |           |           | J        |

Note: 6. Parameters guaranteed by design/characterization.

#### **PROTECTION FEATURES**

During normal operation, the Input pin is electrically connected to the gate of the internal power MOSFET. The device then behaves like a standard power MOSFET and can be used as a switch from DC to 50 KHz. The only difference from the user's standpoint is that a small DC current ( $I_{\rm ISS}$ ) flows into the Input pin in order to supply the internal circuitry.

The device integrates:

- OVERVOLTAGE CLAMP PROTECTION: internally set at 42V, along with the rugged avalanche characteristics of the Power MOSFET stage give this device unrivalled ruggedness and energy handling capability. This feature is mainly important when driving inductive loads.
- LINEAR CURRENT LIMITER CIRCUIT: limits the drain current ld to llim whatever the Input pin voltage. When the current limiter is active, the device operates in the linear region, so power dissipation may exceed the capability of the heatsink. Both case and junction temperatures increase, and if this phase lasts long enough, junction temperature may reach the overtemperature threshold T<sub>ish</sub>.
- OVERTEMPERATURE AND SHORT CIRCUIT PROTECTION: these are based on sensing the chip temperature and are not dependent on the input voltage. The location of the sensing element on the chip in the power stage area ensures fast, accurate detection of the junction temperature. Overtemperature cutout occurs at minimum 170°C. The device is automatically restarted when the chip temperature falls below 155°C.
- STATUS FEEDBACK: In the case of an overtemperature fault condition, a Status Feedback is provided through the Input pin. The internal protection circuit disconnects the input from the gate and connects it instead to ground via an equivalent resistance of 100  $\Omega$ . The failure can be detected by monitoring the voltage at the Input pin, which will be close to ground potential.

Additional features of this device are ESD protection according to the Human Body model and the ability to be driven from a TTL Logic circuit (with a small increase in  $R_{DS(on)}$ ).

Figure 3. Thermal Impedance



Figure 5. Output Characteristics







Figure 4. Derating Curve



Figure 6. Transconductance



Figure 8. Static Drain-Source On Resistance





Figure 9. Static Drain-Source On Resistance

Figure 11. Capacitance Variations



Figure 13. Normalized On Resistance vs Temperature



Figure 10. Input Charge vs Input Voltage











۲Ţ

Figure 15. Turn-on Current Slope



Figure 17. Turn-off Drain-Source Voltage Slope



Figure 19. Switching Time Resistive Load



57

#### Figure 16. Turn-on Current Slope













Figure 21. Switching Time Resistive Load

Figure 23. Step Response Current Limit



Figure 22. Current Limit vs Junction Temperature



Figure 24. Source Drain Diode Forward Characteristics

VNH100N04



Figure 25. Unclamped Inductive Load Test Circuits



Figure 27. Switching Times Test Circuits For Resistive Load



Figure 29. Test Circuit For Inductive Load Switching And Diode Recovery Times



## Figure 26. Unclamped Inductive Waveforms



#### Figure 28. Input Charge Test Circuit



Figure 30. Waveforms



# PACKAGE MECHANICAL

# Table 11. TO-247 Mechanical Data

| Symbol         | millimeters |       |       |  |  |
|----------------|-------------|-------|-------|--|--|
| Symbol         | Min         | Тур   | Max   |  |  |
| A              | 4.85        |       | 5.15  |  |  |
| A1             | 2.20        |       | 2.60  |  |  |
| b              | 1.0         |       | 1.40  |  |  |
| b1             | 2.0         |       | 2.40  |  |  |
| b2             | 3.0         |       | 3.40  |  |  |
| С              | 0.40        |       | 0.80  |  |  |
| D              | 19.85       |       | 20.15 |  |  |
| E              | 15.45       |       | 15.75 |  |  |
| е              |             | 5.45  |       |  |  |
| L              | 14.20       |       | 14.80 |  |  |
| L1             | 3.70        |       | 4.30  |  |  |
| L2             |             | 18.50 |       |  |  |
| ØP             | 3.55        |       | 3.65  |  |  |
| ØR             | 4.50        |       | 5.50  |  |  |
| S              |             | 5.50  |       |  |  |
| Package Weight | Gr. 4.43    |       |       |  |  |

# Figure 31. TO-247 Package Dimensions



Note: Drawing is not to scale.

## **REVISION HISTORY**

**57** 

# Table 12. Revision History

| Date           | Revision | Description of Changes                |
|----------------|----------|---------------------------------------|
| September-1996 | 1        | First Issue                           |
| 18-June-2004   | 2        | Stylesheet update. No content change. |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

in other names are the property of their respective owners

© 2005 STMicroelectronics - All rights reserved

STMicroelectronics GROUP OF COMPANIES

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States

www.st.com

